## "Simulation of 4-bit Ripple Carry Adder"

#### **Assignment-1 Report**

Submitted in Partial Fulfillment of the Requirements for completion of

# Course: VL505 - System design with FPGA

By

Aman Prajapati – MT2022501 Nishit Chechani – MT2022511 Raj Kachhadiya – MT2022513



## Department of Electronics and Communication Engineering, International Institute of InformationTechnology, Bangalore - 560100

August 2022

#### **Abstract**

The report demonstrates a 4-bit Ripple Carry Adder with its simulation on Vivado and implementation on the *Basys 3* board. An important idea in digital electronics is the ripple carry adder, which is crucial for developing digital circuits. It also serves as a basic fundamental circuit used in digital electronics. It involves a basic idea of cascading several full adder combinational circuits in parallel fashion to compute the addition. To add a M-bit number M number of full adder circuits need to be cascaded in parallel. The project begins with designing a full adder first and then using that, constructing a 4-bit Ripple Carry Adder. After the Verilog HDL is written, with the help of Test Bench, the RTL simulation is carried out. The entire designing and implementation of the project is done on *Xilinx Vivado*. Next, using VIO (Virtual Input-Output), the inputs are fed to the Basys 3 board and the corresponding output is observed on the board. The carry later is mapped to the carry-chains of the FPGA fabric. Moreover, analysis of delay and resource utilisation after implementation is also carried out successfully. The factors which result in the delay were studied and an attempt to reduce them was made successfully as well.

# **INDEX**

| Chapter<br>No. | Title                        |                                     |    |  |
|----------------|------------------------------|-------------------------------------|----|--|
|                | Index                        |                                     |    |  |
|                | List of Figures              |                                     |    |  |
|                | List                         | 5                                   |    |  |
| 1              | Intro                        | oduction                            | 6  |  |
|                | 1.1                          | Prologue                            | 6  |  |
|                | 1.2                          | Working of 4-bit Ripple Carry Adder | 7  |  |
|                | 1.3                          | Objective of the Report             | 8  |  |
| 2              | Details related to the topic |                                     | 9  |  |
|                | 2.1                          | Vivado                              |    |  |
|                | 2.2                          | Basys 3 board                       |    |  |
|                | 2.3                          | FPGA Fabric                         |    |  |
| 3              | Questions                    |                                     | 12 |  |
|                | Conc                         | clusion                             | 36 |  |
|                | Refe                         | rences (as per IEEE format)         | 37 |  |

# LIST OF FIGURES

| Figure | Title                                        |    |  |
|--------|----------------------------------------------|----|--|
| No.    |                                              |    |  |
|        |                                              |    |  |
| 1.1    | 4-bit Ripple Carry Adder block diagram       |    |  |
| 1.2    | 1-bit Full Adder Truth table & Block diagram |    |  |
| 2.1    | Basys 3 FPGA board with callouts             |    |  |
| 2.2    | Sample Carry chain                           |    |  |
| 3.1    | RTL Simulation of 4-bit RCA                  |    |  |
| 3.2    | Schematic of 4-bit RCA                       | 15 |  |
| 3.3    | LED Output 1                                 | 16 |  |
| 3.4    | LED Output 2                                 | 16 |  |
| 3.5    | LED Output 3                                 | 17 |  |
| 3.6    | LED Output 4                                 | 17 |  |
| 3.7    | LED Output 5                                 | 18 |  |
| 3.8    | LED Output 6                                 | 18 |  |
| 3.9    | LED Output 7                                 | 19 |  |
| 3.10   | LED Output 8                                 | 19 |  |
| 3.11   | LED Output 9                                 | 20 |  |
| 3.12   | LED Output 10                                | 20 |  |
| 3.13   | VIO Input 1                                  | 22 |  |
| 3.14   | VIO - LED Output 1                           | 22 |  |
| 3.15   | VIO Input 2                                  | 23 |  |
| 3.16   | VIO - LED Output 2                           | 23 |  |
| 3.17   | VIO Input 3                                  | 24 |  |
| 3.18   | VIO - LED Output 3                           | 24 |  |
| 3.19   | VIO Input 4                                  | 25 |  |
| 3.20   | VIO - LED Output 4                           | 25 |  |
| 3.21   | VIO Input 5                                  | 26 |  |
| 3.22   | VIO - LED Output 5                           | 26 |  |

| 3.23 | VIO Input 6                | 27 |
|------|----------------------------|----|
| 3.24 | VIO - LED Output 6         | 27 |
| 3.25 | VIO Input 7                | 28 |
| 3.26 | VIO - LED Output 7         | 28 |
| 3.27 | VIO Input 8                | 29 |
| 3.28 | VIO - LED Output 8         | 29 |
| 3.29 | VIO Input 9                | 30 |
| 3.30 | VIO - LED Output 9         | 30 |
| 3.31 | VIO Input 10               | 31 |
| 3.32 | VIO - LED Output 10        | 31 |
| 3.33 | Carry Chain Mapping        |    |
| 3.34 | Ports before changes       | 33 |
| 3.35 | Timing before changes      | 33 |
| 3.36 | Ports after changes        | 34 |
| 3.37 | Timing after changes       |    |
| 3.38 | Timing with negative Slack |    |
| 3.39 | Timing with positive Slack | 35 |
|      | ı                          |    |

#### Introduction

#### 1.1 Prologue

In the domain of digital circuits, the purpose of addition was carried out using half adders and full adders. However, if there are more bits in the input sequence, a half adder or a full adder are unable to finish the addition operation. The "Ripple Carry Adder" can be used to overcome these disadvantages. It's a special kind of logic circuit used in digital operations to add N-bit values. The results of adding an n-bit binary sequence are produced by cascading a structure of numerous complete adders. The carry will be created at each full adder stage in a ripple-carry adder circuit since this adder's construction comprises cascaded full adders. These carry outputs from each full adder stage are passed on to the following full adder and used as a carry input there. This procedure goes on until the final complete adder stage. In a complete adder, each carry output bit is then rippled to the following stage. Thus, it goes by the term "RIPPLE CARRY ADDER".

#### **Block Diagram:**



Fig 1.1: 4-bit Ripple Carry Adder Block Diagram

The above block diagram consists of four Full Adders cascaded to each other. The 'Cin' is the input carry which is applied to add the two 4-bit numbers that are A4A3A2A1 and B4B3B2B1. Each Full Adder produces intermediate carry which is C1, C2 and C3 The sum produced is S4S3S2S1 and the final carry output is C4.

## 1.2 Working of 4-bit Ripple Carry Adder

• The sum of Full Adder is given as S=A⊕B⊕Cin and Carry is given as C=AB + BCin + ACin. It is shown below in the truth table:





Fig 1.2: 1-bit Full Adder Truth Table & Block Diagram

- Consider two 4-bit numbers,  $A_4A_3A_2A_1 = 0101$  and  $B_4B_3B_2B_1 = 1010$ . Let Cin =0.
- The inputs of 1st FA are A1=1 and B1=0 and Cin=0. This produces sum S1=1 and carry C1=0.
- The inputs of 2nd FA are A2=0 and B2=1 and C1=0. This produces sum S2=1 and carry C2=0
- The inputs of 3rd FA are A3=1 and B3=0 and C2=0. This produces sum S3=1 and carry C3=0.
- The inputs of 4th FA are A4=0 and B4=1 and C3=0. This produces sum S4=1 and carry C4=0.
- Hence the final sum is given as S4S3S2S1 = 1111 and final carry is C4=0.

#### 1.3 Objective of the Report

The objective of the report is to implement a 4-bit ripple carry adder with its simulation on Vivado IDE and implementation on the *Basys 3* board. The code for the same has to be written in Verilog HDL as well as the corresponding testbench. The outputs that are Sum and Carry are to be observed on the Basys 3 board. Moreover, the inputs are to be given using VIO as well and the outputs are again to be observed on the board. The carry later is to be mapped to the carry-chains of the FPGA fabric. Moreover, analysis of delay and resource utilisation after implementation should also be carried out keeping in mind the slack timings as well. The factors which result in the delay are to be studied and an attempt should be made to reduce the slack timings.

## 2. Details related to the topic

#### 2.1 Vivado

The Vivado Integrated Design Environment (IDE) offers a simple-to-use GUI and a variety of essential functionalities. Because they are all written in native tool command language (Tcl) format, all of the tools and tool settings may be used in the Vivado IDE or Vivado Design Suite Tcl shell. It is possible to do analysis and constraint assignment along the full method of design. Furthermore, there are several other features including:

- → RTL design in Verilog/VHDL or System Verilog
- → Behavioral, Timing and Functional simulation
- → Vivado Synthesis
- → Implementation of design
- → Static Timing Analysis
- → Detailed placement and routing modification
- → Bitstream generation

Apart from above, there are several other features as well like serial I/O and logic analyzer for debugging, floorplanning, Virtual I/O, memory management etc.

#### 2.2 Basys 3 board

The Basys 3 board can be treated as a digital electronic circuit development platform based on the Artix - 7 Field Programmable Gate Array (FPGA) by Xilinx®. The Basys 3 board serves as a host to designs such as combinational circuits as well as complex sequential circuits including processors, embedded SOCs, controllers etc. It has enough switches, LEDs, and other I/O devices to support the implementation of several designs without the need for any further hardware, as well as enough open FPGA I/O pins to enable the expansion of designs.

The pin diagram of Basys 3 board is given below:



Fig 2.1: Basys 3 FPGA board with callouts

| Callout | Component Description          | Callout | Component Description           |
|---------|--------------------------------|---------|---------------------------------|
| 1       | Power good LED                 | 9       | FPGA configuration reset button |
| 2       | Pmod port(s)                   | 10      | Programming mode jumper         |
| 3       | Analog signal Pmod port (XADC) | 11      | USB host connector              |
| 4       | Four digit 7-segment display   | 12      | VGA connector                   |
| 5       | Slide switches (16)            | 13      | Shared UART/ JTAG USB port      |
| 6       | LEDs (16)                      | 14      | External power connector        |
| 7       | Pushbuttons (5)                | 15      | Power Switch                    |
| 8       | FPGA programming done LED      | 16      | Power Select Jumper             |

#### 2.3 FPGA Fabric

#### **Carry Chain**

FPGAs use a straightforward ripple carry approach to commit a portion of their circuitry to achieve the speed requirements. Some designated resources are present which are specifically

optimized for implementing carry. This is mainly used in Adder and Subtractor circuits for serving the purpose of connecting carry.



Fig 2.2: Sample Carry chain

## 3. Questions

Q1) Write a Verilog code for a 4-bit ripple carry adder. Simulate the ripple carry adder design using a test bench and verify that the design works --> Save this waveform in a report. The outputs sum and carry out should be observed on the LEDs on the Basys 3 board --> Save the LED output snapshot (5 marks)

A1)

#### **Verilog Code:**

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 21.08.2022 10:11:42
// Design Name:
// Module Name: four_bit_adder
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
// MT2022501 - Aman Prajapati
// MT2022513 - Raj Kachhadiya
// MT2022511 - Nishit Chechani
```

```
module four bit adder(
  input [3:0] a,
                    //4-bit input a
  input [3:0] b,
                    //4-bit input b
  input cin,
                   //carry in
                   //clk input for the d-flipflops
  input clk,
  output [3:0] sum, // 4-bit output sum
  output cout
                    //final carry out
  );
  wire [3:0] da,db,ds; //inputs for d flipflop
  wire dci,dco;
                     //inputs for d flipflop
  reg [3:0] qa,qb,qs; //outputs of d flipflop
  reg qci,qco;
                    //outputs of d flipflop
                     //internal carry that transfers from one full adder to another
  wire c1,c2,c3;
  //assigning input as input of d flipflops
  assign da=a;
  assign db=b;
  assign dci=cin;
  assign sum=qs;
  assign cout=qco;
  always @(posedge clk)
  begin
  qa \le da;
  qb \le db;
  qs <= ds;
  qci<=dci;
  qco<=dco;
  end
  // instantiation of four full adders and giving carry out of one adder to carry in of the next
  adder a1(qa[0],qb[0],qci,ds[0],c1);
  adder \ a2(qa[1],qb[1],c1,ds[1],c2);\\
  adder a3(qa[2],qb[2],c2,ds[2],c3);
  adder a4(qa[3],qb[3],c3,ds[3],dco);
```

```
// definition of 1-bit full adder that is instantiated in the top module.  
module adder (x,y,c,s,co); input x,y,c; output s; output co;  
assign \{co,s\} = x+y+c; // concatenation as the output can get overflow.  
endmodule
```

#### **Testbench:**

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 21.08.2022 10:31:28
// Design Name:
// Module Name: tb
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
```

```
reg [3:0]a,b;
reg cin;
reg clk;
wire[3:0] sum;
wire cout;
four_bit_adder f1(a, b, cin, clk, sum, cout);
always #18 clk=~clk;
initial begin
clk=1'b0;a=4'b0000; b=4'b0000; cin=1'b0;
#100 a=4'b0001; b=4'b0001; cin=1'b0;
#100 a=4'b0010; b=4'b0101; cin=1'b1;
#100 a=4'b1101; b=4'b1001; cin=1'b1;
#100 a=4'b1001; b=4'b1101; cin=1'b0;
#100 a=4'b1101; b=4'b0011; cin=1'b0;
#100 a=4'b1011; b=4'b1100; cin=1'b1;
#100 a=4'b1101; b=4'b1000; cin=1'b1;
#100 a=4'b1001; b=4'b0101; cin=1'b0;
#100 a=4'b0101; b=4'b0011; cin=1'b1;
#100 a=4'b1111; b=4'b1111; cin=1'b0;
$finish;
end
```

endmodule

#### **RTL Simulation:**



Fig 3.1: RTL Simulatoin of 4-bit RCA

#### **Schematic:**



Fig 3.2: Schematic of 4-bit RCA

#### Output:

#### 1. A = 0101; B = 0011; Cin = 1



Fig 3.3: LED Output 1

#### 2. A = 1001; B = 0101; Cin = 0



Fig 3.4: LED Output 2

#### 3. A = 1101; B = 1000; Cin = 1



Fig 3.5: LED Output 3

## 4. A = 1011; B = 1100; Cin = 1



Fig 3.6: LED Output 4

#### 5. A = 1101; B = 0011; Cin = 0



Fig 3.7: LED Output 5

## 6. A = 1001; B = 1101; Cin = 0



Fig 3.8: LED Output 6

#### 7. A = 1101; B = 1001; Cin = 1



Fig 3.9: LED Output 7

#### 8. A = 1101; B = 0010; Cin = 1



Fig 3.10: LED Output 8

## 9. A = 0001; B = 0001; Cin = 0



Fig 3.11: LED Output 9

## 10. A = 0000; B = 0000; Cin = 0



Fig 3.12: LED Output 10

# Q2) Assign 'a', 'b' and "cin" from a VIO. Output should be observed on the LEDs on FPGA. Provide snapshots (5 marks)

A2)

1. VIO input: 5+3+1



Fig 3.13: VIO Input 1



Fig 3.14: VIO - LED Output 1

#### 2. VIO input: 9+5+0



Fig 3.15: VIO Input 2



Fig 3.16: VIO - LED Output 2

#### 3. VIO input: D+8+1



Fig 3.17: VIO Input 3



Fig 3.18: VIO - LED Output 3

#### 4. VIO input: B+C+1



Fig 3.19: VIO Input 4



Fig 3.20: VIO - LED Output 4

#### 5. VIO input: D+3+0



Fig 3.21: VIO Input 5



Fig 3.22: VIO - LED Output 5

#### 6. VIO input: 9+D+0



Fig 3.23: VIO Input 6



Fig 3.24: VIO - LED Output 6

#### 7. VIO input: D+9+1



Fig 3.25: VIO Input 7



Fig 3.26: VIO - LED Output 7

#### 8. VIO input: D+2+1



Fig 3.27: VIO Input 8



Fig 3.28: VIO - LED Output 8

#### 9. VIO input: 1+1+0



Fig 3.29: VIO Input 9



Fig 3.30: VIO - LED Output 9

#### 10. VIO input: 0+0+0



Fig 3.31: VIO Input 10



Fig 3.32: VIO - LED Output 10

Q3) Find out if the carry is mapped to the carry-chains of the FPGA fabric. (5 marks) - Provide a snapshot of the Floorplan containing the resource on which the carry is getting mapped - Note the clock region on to which the adders are getting mapped

A3)



Fig 3.33: Carry-Chain Mapping

The entire carry is marked in RED color, also the Cin and Cout can be observed clearly. The clock regions onto which carry is mapped are:

- Adder1 and Adder2 to X0Y0 clock region.
- Adder 3 and Adder 4 are mapped to X1Y0 clock region

Q4) Delay and resource utilisation after implementation: (5) - What is the logic delay and wire delay? - Make an attempt to reduce either of the delays. Describe the process you followed. - Write the resource utilisation in the report

A4)

#### **Before Changes:**



Fig 3.34: Ports before changes



Fig 3.35: Timing before changes

#### After Changes:



Fig 3.36: Ports after changes



Fig 3.37: Timing after changes

Wire delay or net delay: It is the time required by the signal to propagate through the described path.

**Logic delay:** It is defined as the time required by the output to get stable from the instance the stable inputs are applied.

#### Process followed for reducing the delays and resolving timing violations:

- Firstly, the worst negative slack and worst hold slack was coming out to be negative. So, we increased the time period of our clock from 10ns to 15ns in order to remove the Setup violation.
- After the above step, step violations were resolved, but the hold violations were still there. Hence, we tried to change the input port of sum[1] from E19 to U15. This step resolved the hold violations as well as decreased the delays.



Fig 3.38: Timing with Negative Slack



Fig 3.39: Timing with Positive Slack

## **Conclusion**

The project of designing a 4-bit Ripple Carry Adder was carried out successfully with its simulation on Vivado and implementation on the *Basys 3* board. The Verilog HDL for the Ripple Carry Adder was simulated using its testbench successfully and the same was reflected on RTL Simulation. Also, using VIO (Virtual Input-Output), the inputs are fed to the Basys 3 board and the corresponding output is observed on the board. The carry later is mapped to the carry-chains of the FPGA fabric. Moreover, analysis of delay and resource utilisation after implementation is also carried out successfully. The factors which resulted in the delay were studied and a successful attempt to reduce them was made successfully as well.

## References

- [1] https://docs.xilinx.com/v/u/2017.3-English/ug893-vivado-ide
- [2] <a href="https://digilent.com/reference/\_media/basys3:basys3\_rm.pdf">https://digilent.com/reference/\_media/basys3:basys3\_rm.pdf</a>
- [3] H. Parandeh-Afshar, P. Brisk and P. Ienne, "Exploiting fast carry-chains of FPGAs for designing compressor trees," 2009 International Conference on Field Programmable Logic and Applications, 2009, pp. 242-249, doi: 10.1109/FPL.2009.5272301.